Part Number Hot Search : 
FQB44N08 PFZ200A P4SMA SC623 P4SMA FB4710 MC341 T45DB
Product Description
Full Text Search
 

To Download NUP4114UCLW1 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2011 march, 2011 ? rev. 0 1 publication order number: nup4114ucl/d NUP4114UCLW1 transient voltage suppressors esd protection diodes with low clamping voltage the NUP4114UCLW1 transient voltage suppressor is designed to protect high speed data lines from esd. ultra ? low capacitance and high level of esd protection makes this device well suited for use in usb 2.0 high speed applications. features ? low capacitance < 0.6 pf ? low clamping voltage ? small body outline dimensions: 0.082 x 0.078 (2.10 mm x 1.25 mm) ? low body height: 0.043 (1.10 mm) ? response time is typically < 1.0 ns ? iec61000 ? 4 ? 2 level 4 esd protection ? this is a pb ? free device typical applications ? lvds ? usb 2.0 ? hdmi ? display port mechanical characteristics: case: void-free, transfer-molded, thermosetting plastic epoxy meets ul 94 v ? 0 lead finish: 100% matte sn (tin) mounting position: any qualified max reflow temperature: 260 c device meets msl 1 requirements maximum ratings (t j = 25 c unless otherwise noted) rating symbol value unit operating junction temperature range t j ? 40 to +125 c storage temperature range t stg ? 55 to +150 c lead solder temperature ? maximum (10 seconds) t l 260 c iec 61000 ? 4 ? 2 (esd) contact air 8 15 kv stresses exceeding maximum ratings may damage the device. maximum ratings are stress ratings only. functional operation above the recommended operating conditions is not implied. extended exposure to stresses above the recommended operating conditions may affect device reliability. see application note and8308/d for further description of survivability specs. device package shipping ordering information pin configuration and schematic 6 i/o 5 v p 4 i/o i/o 1 v n 2 i/o 3 http://onsemi.com NUP4114UCLW1t2g sc ? 88 (pb ? free) 3000 / tape & reel ?for information on tape and reel specifications, including part orientation and tape sizes, please refer to our tape and reel packaging specification brochure, brd8011/d. marking diagram x2 m   x2 = specific device code m = date code  = pb ? free package 1 6 1 sc ? 88 w1 suffix case 419b (note: microdot may be in either location)
NUP4114UCLW1 http://onsemi.com 2 electrical characteristics (t a = 25 c unless otherwise noted) symbol parameter i pp maximum reverse peak pulse current v c clamping voltage @ i pp v rwm working peak reverse voltage i r maximum reverse leakage current @ v rwm v br breakdown voltage @ i t i t test current i f forward current v f forward voltage @ i f p pk peak power dissipation c capacitance @ v r = 0 and f = 1.0 mhz *see application note and8308/d for detailed explanations of datasheet parameters. uni ? directional tvs i pp i f v i i r i t v rwm v c v br v f electrical characteristics (t j = 25 c unless otherwise specified) parameter symbol conditions min typ max unit reverse working voltage v rwm (note 1) 5.5 v breakdown voltage v br i t = 1 ma, (note 2) 6.0 v reverse leakage current i r v rwm = 5.5 v 1.0  a clamping voltage v c i pp = 1 a (note 3) 8.3 10 v esd clamping voltage v c per iec61000 ? 4 ? 2 (note 4) see figures 1 & 2 junction capacitance c j v r = 0 v, f = 1 mhz between i/o pins and gnd 0.6 pf junction capacitance c j v r = 0 v, f = 1 mhz between i/o pins 0.3 pf 1. tvs devices are normally selected according to the working peak reverse voltage (v rwm ), which should be equal or greater than the dc or continuous peak operating voltage level. 2. v br is measured at pulse test current i t . 3. nonrepetitive current pulse (i/o to gnd). 4. for test procedure see figures 3 and 4 and application note and8307/d. figure 1. esd clamping voltage screenshot positive 8 kv contact per iec61000 ? 4 ? 2 figure 2. esd clamping voltage screenshot negative 8 kv contact per iec61000 ? 4 ? 2
NUP4114UCLW1 http://onsemi.com 3 iec 61000 ? 4 ? 2 spec. level test voltage (kv) first peak current (a) current at 30 ns (a) current at 60 ns (a) 1 2 7.5 4 2 2 4 15 8 4 3 6 22.5 12 6 4 8 30 16 8 i peak 90% 10% iec61000 ? 4 ? 2 waveform 100% i @ 30 ns i @ 60 ns t p = 0.7 ns to 1 ns figure 3. iec61000 ? 4 ? 2 spec figure 4. diagram of esd test setup 50  50  cable tvs oscilloscope esd gun the following is taken from application note and8308/d ? interpretation of datasheet parameters for esd devices. esd voltage clamping for sensitive circuit elements it is important to limit the voltage that an ic will be exposed to during an esd event to as low a voltage as possible. the esd clamping voltage is the voltage drop across the esd protection diode during an esd event per the iec61000 ? 4 ? 2 waveform. since the iec61000 ? 4 ? 2 was written as a pass/fail spec for larger systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. on semiconductor has developed a way to examine the entire voltage waveform across the esd protection diode over the time domain of an esd pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all esd protection diodes. for more information on how on semiconductor creates these screenshots and how to interpret them please refer to and8307/d. figure 5. 8 x 20  s pulse waveform 100 90 80 70 60 50 40 30 20 10 0 020406080 t, time (  s) % of peak pulse current t p t r pulse width (t p ) is defined as that point where the peak current decay = 8  s peak value i rsm @ 8  s half value i rsm /2 @ 20  s
NUP4114UCLW1 http://onsemi.com 4 package dimensions notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: inch. 3. 419b ? 01 obsolete, new standard 419b ? 02. e 0.2 (0.008) mm 123 d e a1 a a3 c l 654 ? e ? b 6 pl sc ? 88/sc70 ? 6/sot ? 363 case 419b ? 02 issue w dim min nom max millimeters a 0.80 0.95 1.10 a1 0.00 0.05 0.10 a3 b 0.10 0.21 0.30 c 0.10 0.14 0.25 d 1.80 2.00 2.20 0.031 0.037 0.043 0.000 0.002 0.004 0.004 0.008 0.012 0.004 0.005 0.010 0.070 0.078 0.086 min nom max inches 0.20 ref 0.008 ref h e h e e 1.15 1.25 1.35 e 0.65 bsc l 0.10 0.20 0.30 2.00 2.10 2.20 0.045 0.049 0.053 0.026 bsc 0.004 0.008 0.012 0.078 0.082 0.086  mm inches  scale 20:1 0.65 0.025 0.65 0.025 0.50 0.0197 0.40 0.0157 1.9 0.0748 *for additional information on our pb ? free strategy and soldering details, please download the on semiconductor soldering and mounting techniques reference manual, solderrm/d. soldering footprint* sc ? 88/sc70 ? 6/sot ? 363 on semiconductor and are registered trademarks of semiconductor components industries, llc (scillc). scillc reserves the right to mak e changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for an y particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including wi thout limitation special, consequential or incidental damages. ?typical? parameters which may be provided in scillc data sheets and/or specifications can and do vary in different application s and actual performance may vary over time. all operating parameters, including ?typicals? must be validated for each customer application by customer?s technical experts. scillc does not convey any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the scillc product could create a sit uation where personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unauthorized application, buyer shall indemnify and hold scillc and its of ficers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, direct ly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that scillc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. this literature is subject to all applicable copyright laws and is not for resale in any manner. publication ordering information n. american technical support : 800 ? 282 ? 9855 toll free usa/canada europe, middle east and africa technical support: phone: 421 33 790 2910 japan customer focus center phone: 81 ? 3 ? 5773 ? 3850 nup4114ucl/d literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 303 ? 675 ? 2175 or 800 ? 344 ? 3860 toll free usa/canada fax : 303 ? 675 ? 2176 or 800 ? 344 ? 3867 toll free usa/canada email : orderlit@onsemi.com on semiconductor website : www.onsemi.com order literature : http://www.onsemi.com/orderlit for additional information, please contact your loca l sales representative


▲Up To Search▲   

 
Price & Availability of NUP4114UCLW1

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X